

| Doc. version : | 0.1        |
|----------------|------------|
| Total pages :  | 25         |
| Date :         | 2004.05.04 |

# Product Specification 2.45" COLOR TFT-LCD MODULE

MODEL NAME: A025CN02 V0

<◆>Preliminary Specification

< > Final Specification

Note: The content of this specification is subject to change.

© 2004 AU Optronics All Rights Reserved.

DO NOT COPY



Version :

Page : 1/26

0

# Record of Revision

|         |             | I            | Record of Revision                                                                                                                                                                                                                                            |  |
|---------|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Version | Revise Date | Page         | Content                                                                                                                                                                                                                                                       |  |
| 0       | 11/Feb/2004 |              | First draft.                                                                                                                                                                                                                                                  |  |
| 0.1     | 4/May/2004  | 5-6<br>23-25 | <ol> <li>Point out optional V<sub>GH</sub>, V<sub>GL</sub> and LED backlight driving circuit FPC pin assignment.</li> <li>Provide suggested application circuit for private power support V<sub>GH</sub>, V<sub>GL</sub> and LED backlight driving</li> </ol> |  |
|         |             | 7            | Provide definition and suggestion of select pin in Note 4 and Note 5.                                                                                                                                                                                         |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |
|         |             |              |                                                                                                                                                                                                                                                               |  |



Version :

0 2/26

Page :

#### **Contents:**

| <b>A.</b> I | Physical specification          | P4  |
|-------------|---------------------------------|-----|
| <b>B.</b>   | Electrical specifications       | P5  |
| •           | 1. Pin assignment               | Р5  |
|             | a.TFT-LCD panel driving section | P5  |
|             | b.LED Backlight driving section | P8  |
| 2           | 2. Equivalent circuit of I/O    | P8  |
| ,           | 3.Absolute maximum ratings      | P9  |
| 4           | 4. Electrical characteristics   | P9  |
|             | a. Typical operating conditions | P9  |
|             | b. Current consumption          | P10 |
|             | c. LED driving conditions       | P10 |
| į           | 5. AC Timing                    | P10 |
|             | a. Timing conditions            | P10 |
|             | b. Timing diagram               | P11 |
| 6           | S. Boost Converter              | P12 |
| C. (        | Optical specifications          | P13 |
| <b>D</b> .  | Reliability test items          | P15 |
| E. I        | Packing form.                   | P16 |



Version : 0 Page : 3/26

Appendix:

| Fig1 DC-DC converter block diagram                                     | P12 |
|------------------------------------------------------------------------|-----|
| Fig.4 Outline dimension of TFT-LCD module                              |     |
| Fig.5 Input signal timing relationship                                 |     |
| Fig.6 Vertical Input timing                                            |     |
| Fig.7 Horizontal input timing                                          |     |
| Fig.8 Extraction of display data from memory to Panel                  | P21 |
| Fig.9 Hsync, Vsync, Data, DCLk relationship                            |     |
| Fig.10 Application circuit                                             | P23 |
| Fig. 11 Application circuit for LED driving circuit unused             | P24 |
| Fig. 12 Application circuit for VGH & VGL driving circuit unused       | P25 |
| Fig. 13 Application circuit for both LED dirving and VGH & VGL driving |     |
| circuit unused                                                         | P26 |



Version: 0

Page : 4/26

## A. Physical specifications

| NO. | Item                    | Specification            | Remark |
|-----|-------------------------|--------------------------|--------|
| 1   | Display resolution(dot) | 480(W) ×234(H)           |        |
| 2   | Active area(mm)         | 49.2(W)×38.142(H)        |        |
| 3   | Screen size(inch)       | 2.45(Diagonal)           |        |
| 4   | Dot pitch(mm)           | 0.1025(W)×0.163(H)       |        |
| 5   | Color configuration     | R. G. B. delta           |        |
| 6   | Overall dimension(mm)   | 59.2(W) ×49.7(H) ×3.4(D) | Note 1 |
| 7   | Weight(g)               | 21.0 (typ)               |        |
| 8   | Panel surface treatment | Anti-Glare               |        |

Note 1: Refer to Fig. 2



0 Version:

Page : 5/26

# **B.** Electrical specifications

1.Pin assignment
a. TFT-LCD panel driving section

| TFT-LC | D panel drivi | ng se | ection                                                    |                  |
|--------|---------------|-------|-----------------------------------------------------------|------------------|
| Pin no | Symbol        | I/O   | Description                                               | Remark           |
| 1      | VSCL2         | I     | VCAC level Selection                                      | Note 6           |
| 2      | VSCL1         | I     | VCAC level Selection                                      | Note 6           |
| 3      | VSCL0         | I     | VCAC level Selection                                      | Note 6           |
| 4      | GND           | Р     | Digital ground for gate                                   |                  |
| 5      | VCC           | PI    | Digital Power for gate (+3.3V)                            |                  |
| 6      | VCAC          | PS    | VCOM level supply                                         |                  |
| 7      | VGoff_H       | PS    | Negative power supply (High) for gate                     |                  |
| 8      | VCOM          | so    | Frame polarity output for panel VCOM                      |                  |
| 9      | VGoff_L       | PS    | Negative power supply (Low) for gate                      |                  |
| 10     | СЗМ           | С     | Power setting capacitor connect pin                       |                  |
| 11     | C3P           | С     | Power setting capacitor connect pin                       |                  |
| 12     | VGH           | PI    | Positive power supply for gate (+15V)                     | Option<br>Note 7 |
| 13     | GND           | -     | Ground                                                    |                  |
| 14     | FB_G          | FI    | Main boost regulator feedback input. FB threshold is 0.6V |                  |
| 15     | GND           | -     | Ground                                                    |                  |
| 16     | DRV_G         | 0     | Power transistor gate signal for the boost converter      |                  |
| 17     | GLED1         |       | LED module 1 Cathode                                      |                  |
| 18     | VLED1         | PI    | LED module 1 Anode                                        | Option<br>Note 7 |
| 19     |               |       | N/C                                                       |                  |
| 20     |               |       | N/C                                                       |                  |
| 21     | DRV_S         | 0     | Power transistor gate signal for the boost converter      |                  |
| 22     | FB_S          | FI    | Main boost regulator feedback input. FB threshold is 0.6V |                  |
| 23     | GND           | Р     | Digital ground for source                                 |                  |
| 24     | SHL           | I     | Selects left or right shift (Default="H")                 | Note 1           |
| 25     | STB           | I     | Standby mode (Normal operation="H", Default setting)      | Note 2           |
| 26     | VCC           | PI    | Digital power supply for source (+3.3V)                   |                  |
|        |               |       |                                                           |                  |



Version: 0Page: 6/26

|    | 1      |    |                                                     |        |
|----|--------|----|-----------------------------------------------------|--------|
| 27 | SHDB   | I  | Shutdown input (SHDB="L" DRV_S is off, Default="L") | Note 3 |
| 28 | AVDD   | PI | Analog power supply (+3.3V)                         |        |
| 29 | AGND   | Р  | Analog ground                                       |        |
| 30 | VSYNC  | ı  | Vertical sync input (Negative polarity)             |        |
| 31 | HSYNC  | ı  | Horizontal sync input (Negative polarity)           |        |
| 32 | GND    | -  | Ground                                              |        |
| 33 | DCLK   | ı  | Clock Signal                                        |        |
| 34 | GND    | -  | Ground                                              |        |
| 35 | D07    | ı  | Data input (MSB)                                    |        |
| 36 | D06    | I  | Data input                                          |        |
| 37 | D05    | ı  | Data input                                          |        |
| 38 | D04    | I  | Data input                                          |        |
| 39 | D03    | I  | Data input                                          |        |
| 40 | D02    | I  | Data input                                          |        |
| 41 | D01    | ı  | Data input                                          |        |
| 42 | D00    | I  | Data input (LSB)                                    |        |
| 43 | GND    | -  | Ground                                              |        |
| 44 | RSTB   | ı  | Global reset pin (Default="H", Normal operation)    | Note 5 |
| 45 | SEL0   | ı  | Data format selection (Default="L")                 | Note 4 |
| 46 | SEL1   | ı  | Data format selection (Default="L")                 | Note 4 |
| 47 | SEL2   | ı  | Data format selection (Default="L")                 | Note 4 |
| 48 | U/D    | ı  | Shift up or down control. (Default=H")              | Note 1 |
| 49 | Q1H    | 0  | Data sequence control. Data sequence information    |        |
| 50 | VCOM_O | SI | VCOM Output                                         |        |

I: Digital signal input, O: Digital signal output, P: GND, PI: Power input

C: Power setting capacitor connect pin, FI: Feedback input, PS: Power setting,

SO: VCOM signal output, SI: VCOM\_O signal input,



Version: 0

7/26

Page

Note 1: Selection of scanning mode

| Mode            | Setting of scan control input |     | Scanning direction                       |
|-----------------|-------------------------------|-----|------------------------------------------|
|                 | U/D                           | SHL |                                          |
| Normal<br>mode  | L                             | Н   | From up to down, and from left to right. |
| Reverse<br>mode | Н                             | L   | From down to up, and from right to left. |

Refer to figure as below:



- Note 2: Stand by mode(STB). If STB high, it is normal operation. If it is low, it is standby function. Normally pulled high.
- Note 3: Shutdown input (SHDB). Active low, DC-DC converter for White LED is off when SHDB is low, normally pulled low.
- Note 4: Interface select pin. Suggest to pull Low for A025CN02 V0 Model.
- Note 5: RSTB="L", the controller is reset.

  RSTB="H", normal operation (RSTB should be connected to VCC). Default setting

| SEL2 | SEL1 | SEL0 | Data input format                               | Operating frequency    |
|------|------|------|-------------------------------------------------|------------------------|
| 0    | 0    | 0    | UPS051 path, special data format : DDX , 8-bits | 9.7MHz<br>(NTSC)       |
| 0    | 0    | 1    | UPS051 path, special data format : DDX , 8-bits | 9.7MHz<br>(PAL1/6,8)   |
| 1    | 0    | 0    | UPS052 path, normal data format : DIN , 8-bits  | 24.54MHz<br>(NTSC)     |
| 1    | 0    | 1    | UPS052 path, normal data format : DIN, 8-bits   | 24.54MHz<br>(PAL1/6,8) |



Version : 0
Page : 8/26

Note 6: Selection of VCAC level

| VCSL2 | VCSL1 | VCSL0 | Level (unit:V) |
|-------|-------|-------|----------------|
| 0     | 0     | 0     | 4.4            |
| 0     | 0     | 1     | 4.6            |
| 0     | 1     | 0     | 4.8            |
| 0     | 1     | 1     | 5.0            |
| 1     | 0     | 0     | 5.2            |
| 1     | 0     | 1     | 5.4            |
| 1     | 1     | 0     | 5.6(Default)   |
| 1     | 1     | 1     | 5.8            |

## b. LED driving section

| No.    | Symbol | I/O | Description | Remark |
|--------|--------|-----|-------------|--------|
| Pin 17 | GLED1  | -   | LED Cathode |        |
| Pin 18 | VLED1  | -   | LED Anode   |        |

Refer to figure as below:



Note 7: A025CN02 V0 SIA (Smart Integration Advanced) solution provides internal PWM driving circuit (for V<sub>GH</sub>, V<sub>GL</sub> and LED backlight), application circuit as Fig10. Customer can use these internal driving circuit or provides private power supply as Fig 11~13.

#### 2. Equivalent circuit of I/O

| Pin no & Pin name                      | Schematics |  |
|----------------------------------------|------------|--|
| 21.DRV_S                               | TBD        |  |
| 22.FB_S<br>24.L/R<br>25.STB<br>27.SHDB | TBD        |  |



Version : 0
Page : 9/26

## 3. Absolute maximum ratings

| Item                  | Symbol   | Condition           | Min. | Max. | Unit                   | Remark              |
|-----------------------|----------|---------------------|------|------|------------------------|---------------------|
| D                     | $V_{CC}$ | GND=0               | -0.5 | 5    | <b>V</b>               |                     |
| Power<br>voltage      | $AV_DD$  | AV <sub>SS</sub> =0 | -0.5 | 7    | <b>V</b>               |                     |
| Vollago               | $V_{GH}$ | GND=0               | 13   | 17   | V                      |                     |
| Operating temperature | Тора     |                     | 0    | 60   | $^{\circ}$             | Ambient temperature |
| Storage temperature   | Tstg     |                     | -25  | 80   | $^{\circ}\!\mathbb{C}$ | Ambient temperature |

#### 4. Electrical characteristics

a. Typical operating conditions (CND=AVss=0V)

| Ite                | em      | Symbol          | Min.               | Тур.     | Max.               | Unit     | Remark               |
|--------------------|---------|-----------------|--------------------|----------|--------------------|----------|----------------------|
| 4.0                |         | V <sub>SC</sub> | 2.7                | 3.3      | 3.6                | V        |                      |
|                    |         | $AV_DD$         | 3.0                | 3.3      | 5                  | <b>V</b> |                      |
| Power              | st oply | $V_{GH}$        | 14                 | 15       | 16                 | V        |                      |
|                    |         | VGoff_H         |                    | -10+VCAC |                    | Vp-p     |                      |
|                    |         | VGoff_L         |                    | -10      |                    | V        |                      |
| VC                 | OM      | $V_{CAC}$       | 4.4                |          | 5.8                | Vp-p     | AC component, Note 1 |
| VO                 | Olvi    | $V_{CDC}$       |                    | TBD      |                    | V        | Note 2               |
| Output             | H Level | $V_{OH}$        | Vcc-0.4            |          |                    | V        |                      |
| Signal voltage     | L Level | $V_{OL}$        | GND                |          | GND+0.4            | V        |                      |
| Input              | H Level | $V_{IH}$        | 0.8V <sub>CC</sub> | -        | $V_{CC}$           | V        |                      |
| Signal L Level     |         | $V_{IL}$        | GND                | -        | 0.2V <sub>CC</sub> | V        |                      |
| DRV output voltage |         | $V_{DRV}$       | 0                  |          | VCC                | V        |                      |
| DRV output         |         | IDRV            |                    |          | 10                 | mA       |                      |



Version: 0 Page: 10/26

| Feedback voltage   |                  | $V_{FB}$ | 0.55             | 0.6 | 0.65 | V  |                    |
|--------------------|------------------|----------|------------------|-----|------|----|--------------------|
| Output             | H Level          | IOH      |                  | 10  |      | uA |                    |
| current            | L Level          | IOL      |                  | -10 |      | uA |                    |
| _                  | stand by<br>rent | Ist      |                  |     | 200  | uA | DCLK is stopped    |
| FRP output current |                  | H Level  | I <sub>OHF</sub> |     | 20   | mA | For Vcom circuits. |
|                    |                  | L Level  | I <sub>OLF</sub> |     | 20   | mA |                    |

Note 1: The brightness of LCD panel could be adjusted by the adjustment of the AC component of VCOM.

Note 2: V<sub>CDC</sub> could be adjusted so as to minimize vertical straight line, flicker and maximum contrast on each module.

#### b. Current consumption (GND=AVss=0V)

| Parameter | Symbol          | Condition              | Min. | Тур. | Max. | Unit | Remark     |
|-----------|-----------------|------------------------|------|------|------|------|------------|
| Current   | $I_{GH}$        | V <sub>GH</sub> =15V   |      |      | 1.5  | MΑ   |            |
| for       | I <sub>cc</sub> | V <sub>CC</sub> =3.3V  |      | 3.0  | 3.5  | mA   |            |
| driver    | I <sub>DD</sub> | AV <sub>DD</sub> =3.3V |      | 1.5  | 2    | mA   | CLK=9.7MHz |

#### c. LED driving conditions

| Parameter     | Symbol         | Min.  | Тур. | Max. | Unit | Remark   |
|---------------|----------------|-------|------|------|------|----------|
| LED current   |                |       | 20   |      | mA   |          |
| LED voltage   | V <sub>L</sub> |       |      | 16   | V    |          |
| LED Life Time | LL             | 10000 |      |      | Hr   | Note 1,2 |

Note 1 : Ta. =  $25^{\circ}$ C,  $I_L$  = 20mA

Note 2: Brightness to be decreased to 50% of the initial value.

#### 5. AC Timing

## a. Timing conditions

| Pa                               | Parameter        |                | Min.                                  | Тур.  | Max.   | Unit.          | Remark |
|----------------------------------|------------------|----------------|---------------------------------------|-------|--------|----------------|--------|
|                                  | Frequency        |                | 1                                     | 9.7   | -      | MHz            |        |
| DOLL                             | Duty cycle       | Tcw            | 40                                    | 50    | 60     | %              |        |
| DCLK                             | Rising time      | t <sub>r</sub> | -                                     |       | 10     | ns             |        |
|                                  | Falling time     | $t_{f}$        | ı                                     |       | 10     | ns             |        |
|                                  | Period           | TH             | 60                                    | 63.56 | 67     | us             |        |
|                                  | Pellou           | 111            |                                       | 617   |        | DCLK           |        |
| HSYNC                            | Display period   | THd            |                                       | 49.4  |        | us             | Note 2 |
|                                  | Pulse width      | ТНр            | 5                                     | 44    |        | DCLK           |        |
|                                  | HSYNC-Clk timing | THc            | 20                                    |       | Tvc-20 | ns             |        |
| Hsync setup                      | time             | Thst           | 12                                    |       |        | ns             |        |
| Hsync hold to                    | ime              | Thhd           | 12                                    |       |        | ns             |        |
| Horizontal lines per field VSYNC |                  | $t_{V}$        | 256                                   | 262   | 268    | t <sub>H</sub> |        |
|                                  |                  | TV             |                                       | 16.6  |        | ms             | Note 2 |
|                                  | Period           |                | · · · · · · · · · · · · · · · · · · · | 262   |        | t <sub>H</sub> |        |



| Version | : | 0     |
|---------|---|-------|
| Page    | : | 11/26 |

|                 | Display period              | TVd  |    | 14.83 |    | ms   |  |
|-----------------|-----------------------------|------|----|-------|----|------|--|
|                 | Dudge width                 | T) / | 1  |       |    | DCLK |  |
|                 | Pulse width                 | TVp  |    | 3     |    | TH   |  |
| Vsync setup t   | ime                         | Tvst | 12 |       |    | ns   |  |
| Vsync hold tir  | me                          | Tvhd | 12 |       |    | ns   |  |
|                 | DCLK-DATA timing            | Tds  | 12 | -     | -  | ns   |  |
| DATA<br>D00~D07 | DATA-CLK timing             | Tdh  | 1  | -     | 10 | ns   |  |
|                 | Rising time<br>Falling time | Tdrf | -  | -     | 10 | ns   |  |

Note 1 DCLK Tr and Tf is defined at 10%~90%. Refer to figure as below:



#### Note 2: Display position

#### A.. Horizontal display position

The display starts from the data of (105DCLK, THe=105DCLK) as shown in Fig 5.

(THe: From Hsync falling edge to 1st displayed data.)

## B. Vertical display position

| Parameter                 | Symbol | Min. | Тур. | Max. | Unit | Remark |
|---------------------------|--------|------|------|------|------|--------|
| Vertical display position | TVS    |      | 18   |      | TH   | NTSC   |

#### b. Timing diagram

Please refer to the attached drawing, from Fig.5 to Fig.8.



Version: 0

Page : 12/26

#### 6. Boost Converter

A025CN02 V0 main boost converter uses a boost PWM architecture to produce a positive regulated voltage, Please refer to the below figures to see the block diagram.



Fig 1 DC-DC converter block diagram



Version: 0

Page : 13/26

## C. Optical specification (Note 1,Note 2, Note 3)

| Item                   | Symbol         | Condition                  | Min. | Тур.     | Max.     | Unit              | Remark   |
|------------------------|----------------|----------------------------|------|----------|----------|-------------------|----------|
| Response time          |                |                            |      |          |          |                   |          |
| Rise<br>Fall           |                | $\theta = 0^{\circ}$       | -    | 25<br>30 | 50<br>60 | ms<br>ms          | Note 4   |
| Contrast ratio         | CR             | At optimized viewing angle | 100  | 150      | -        | 1113              | Note 5,6 |
| Viewing angle          |                |                            |      |          |          |                   |          |
| Top                    | ,              |                            | 10   | -        | -        |                   |          |
| Bottom                 |                | CR≧10                      | 30   | -        | -        | deg.              | Note 7   |
| Left                   | :              |                            | 45   | -        | -        |                   |          |
| Right                  |                |                            | 45   | -        | -        |                   |          |
| Brightness             | Y <sub>L</sub> | <i>θ</i> =0°               | 200  | 230      | -        | cd/m <sup>2</sup> | Note 8   |
| White chromaticity     | Х              | <i>θ</i> =0°               |      | TBD      |          |                   |          |
| vviille Giffornaticity | у              | θ =0°                      |      | TBD      |          |                   |          |

Note 1. Ambient temperature =25°C. And backlight current  $I_L$ =20 mA

Note 2. To be measured in the dark room.

Note 3.To be measured on the center area of panel with a field angle of 1°by Topcon luminance meter BM-7, after 10 minutes operation.

Note 4. Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively.

The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.



Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Contrast ratio (CR)= Photo detector output when LCD is at "White" state
Photo detector output when LCD is at "Black" state

Note 6. White Vi=V $_{i50}$   $\mp$  1.5V

Black Vi= $V_{i50} \pm 2.0V$ 

"±" Means that the analog input signal swings in phase with COM signal.



Version: 0 Page 14/26

"\_" Means that the analog input signal swings out of phase with COM signal.

 $V_{i50}^+$ : The analog input voltage when transmission is 50% The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

Note 7. Definition of viewing angle:, refer to figure as below.



Note 8. Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened.



Version : 0 Page : 15/26

# D. Reliability test items:

| No. | Test items                         | Conditions                                                                                                               | Remark                                             |
|-----|------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 1   | High temperature storage           | Ta= 80°C 240Hrs                                                                                                          |                                                    |
| 2   | Low temperature storage            | Ta= -25°C 240Hrs                                                                                                         |                                                    |
| 3   | High temperature operation         | Ta= 60°C 240Hrs                                                                                                          |                                                    |
| 4   | Low temperature operation          | Ta= 0°C 240Hrs                                                                                                           |                                                    |
| 5   | High temperature and high humidity | Ta= 60°C . 90% RH 240Hrs                                                                                                 | Operation                                          |
| 6   | Heat shock                         | -25°C~80°C, 50 cycle, 2Hrs/cycle                                                                                         | Non-operation                                      |
| 7   | Electrostatic discharge            | $\pm$ 200V,200pF(0 $\Omega$ ), once for each terminal                                                                    | Non-operation                                      |
| 8   | Vibration                          | Frequency range : 10~55Hz  Stoke : 1.5mm  Sweep : 10~55Hz~10Hz  2 hours for each direction of X,Y,Z  (6 hours for total) | Non-operation<br>JIS C7021,<br>A-10<br>condition A |
| 9   | Mechanical shock                   | 100G . 6ms, ±X,±Y,±Z 3 times for each direction                                                                          | Non-operation<br>JIS C7021,<br>A-7<br>condition C  |
| 10  | Vibration (with carton)            | Random vibration: 0.015G <sup>2</sup> /Hz from 5~200Hz –6dB/Octave from 200~500Hz                                        | IEC 68-34                                          |
| 11  | Drop (with carton)                 | Height: 60cm<br>1 corner, 3 edges, 6 surfaces                                                                            |                                                    |

Note: Ta: Ambient temperature.



E. Packing form

Version : 0
Page : 16/26





Version : 0 Page : 17/26





Version 0

Page 18/26



Fig. 5 Input signals timing relationship



Version : 0

Page : 19/26



Fig. 6 Input Vertical Timing



Version : 0
Page : 21/26

B480 B480 R480 **B**6 **B**6 **R**6 **G**5 **G**5 **B**5 **R**4 **R**4 **G B**3 **B3 R3 G**2 **G**2 **B**2  $\mathbb{R}^{1}$  $\mathbb{Z}$ G1 Line #2 Line #3 Line #1 R(2,640) G(2,640) B(2,640) R(3,640) G(3,640) R(2,10) G(2,10) B(2,10) R(3,10) C(3,10) B(3,10) **→** ಔ R(1,9) C(1,9) B(1,9) R(2,9) C(2,9) B(2,9) R(3,9) C(3,9) B(3,9) R4 R(2,8) G(2,8) B(2,8) R(3,8) G(3,8) B(3,8) G(1,6) B(1,6) R(2,6) G(2,6) B(2,6) R(1,5) C(1,5) B(1,5) R(2,5) C(2,5) B(2,5) R(3,5) C(3,5) B(3,5) **→** 22 R(1,4) C(1,4) B(1,4) R(2,4) C(2,4) B(2,4) R(3,4) C(3,4) B(3,4) R723 0023 8033 8033 8033 8033 8033 → %

> R(1,2) O(1,2) B(1,2) R(2,2) O(2,2) B(2,2) R(3,2) O(3,2) B(3,2)

> R(1,1) G(1,1) B(1,1) G(2,1) G(2,1) R(3,1) G(3,1)

> > Nondisplay

line

5

 $\mathbb{Z}$ 

VGA Memory

Fig. 8 Extraction of display data from memory to panel



Version : 0

Page : 22/26





Version : 0
Page : 23/26



Note: Application circuit for using internal V<sub>GH</sub> & V<sub>GL</sub>, LED backlight driving function of drive IC

Fig. 10 Typical application circuit



Version : 0
Page : 24/26



Note: Application circuit for only using internal  $V_{GH}$  &  $V_{GL}$  driving function of drive IC. Customer provides private LED driving circuit.

Fig. 11 Application circuit for LED driving circuit unused







Note: Application circuit for only using internal LED driving function of drive IC. Customer provides private V<sub>GH</sub> & V<sub>GL</sub> driving circuit.

Fig. 12 Application circuit for V<sub>GH</sub> & V<sub>GL</sub> driving circuit unused







Note: Application circuit for that customer provides private both LED driving  $V_{GH}$  &  $V_{GL}$  driving circuit.

Fig. 13 Application circuit for both LED dirving and V<sub>GH</sub> & V<sub>GL</sub> driving circuit unused